| Instantion Tra-   | Example                                                                                     | Example Instruction Coding |                                                    |   |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------|---|--|--|--|
| Instruction Type  | ALU Usage                                                                                   |                            |                                                    |   |  |  |  |
| Non-Jump R-Type   | add rd, rs, rt                                                                              | R                          | 31 26 25 21 20 16 15 11 10 6 5   op rs rt rd sa fn | ( |  |  |  |
|                   | The ALU performs the operation indicated by the mnemonic, which is coded into the fn field. |                            |                                                    |   |  |  |  |
| Immediate         | addi rt, rs, imm                                                                            | Ι                          | 31 26 25 21 20 16 15   op rs rt imm                | 0 |  |  |  |
|                   | The ALU performs the operation indicated by the mnemonic, which is coded into the op field. |                            |                                                    |   |  |  |  |
| Branch            | beq \$rs, \$rt, imm                                                                         | Ι                          | 31 26 25 21 20 16 15   op rs rt imm                | 0 |  |  |  |
|                   | The ALU subtracts rt from rs for comparison.                                                |                            |                                                    |   |  |  |  |
| Load              | lw rt, imm(rs)                                                                              | Ι                          | 31 26 25 21 20 16 15   op rs rt imm                | 0 |  |  |  |
|                   | The ALU adds rs and imm to get the address.                                                 |                            |                                                    |   |  |  |  |
| Store             | sw rt, imm(rs)                                                                              | Ι                          | 31 26 25 21 20 16 15   op rs rt imm                | 0 |  |  |  |
|                   | The ALU adds rs and imm to get the address.                                                 |                            |                                                    |   |  |  |  |
| Non-Register Jump | jal target                                                                                  | J                          | 31 26 25   op target                               | 0 |  |  |  |
|                   | The ALU is not used.                                                                        |                            |                                                    |   |  |  |  |
| Jump Register     | jalr rd, rs                                                                                 | R                          | 31 26 25 21 20 16 15 11 10 6 5   op rs rt rd sa fn | 0 |  |  |  |
|                   | The ALU is not used                                                                         |                            |                                                    |   |  |  |  |

## MIPS Single-Cycle Control Signals

| Activity                | Signal   | Purpose                                                                                                                         |  |
|-------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--|
| PC Update Branch        |          | Combined with a condition test boolean to enable loading the branch target address into the PC.                                 |  |
|                         | Jump     | Enables loading the jump target address into the PC (only appears in Figure 4.24 in Patterson and Hennessey).                   |  |
| Source Operand<br>Fetch | ALUSrc   | Selects the second source operand for the ALU (rt or sign-extended immediate field in Patterson and Hennessey).                 |  |
| ALU Operation           | ALUOp    | Either specifies the ALU operation to be performed or specifies that the operation should be determined from the function bits. |  |
| Memory Access           | MemRead  | Enables a memory read for load instructions.                                                                                    |  |
|                         | MemWrite | Enables a memory write for store instructions.                                                                                  |  |
| Register Write          | RegWrite | Enables a write to one of the registers.                                                                                        |  |
|                         | RegDst   | Determines how the destination register is specified (rt or rd in Patterson and Hennessey).                                     |  |
|                         | MemtoReg | Determines where the value to be written comes from (ALU result or memory in Patterson and Hennessey).                          |  |